Research
A Scalable Near-Memory Architecture for Training Deep Neural Networks on Large In-Memory Datasets
Abstract
This paper proposes NTX, a scalable near-memory acceleration engine designed for high-precision training of deep neural networks, moving beyond the traditional focus on inference acceleration. NTX is implemented on the Logic Base
Research
Instruction-Level Abstraction (ILA): A Uniform Specification for System-on-Chip (SoC) Verification
Abstract
Modern Systems-on-Chip (SoC) designs require a new verification standard due to their heterogeneity and reliance on specialized accelerators, which traditional Instruction Set Architectures (ISA) fail to cover. This paper formalizes the Instruction-Level
Research
HERO: Heterogeneous Embedded Research Platform for Exploring RISC-V Manycore Accelerators on FPGA
Abstract
HERO is an FPGA-based heterogeneous embedded research platform designed to combine an industry-standard host processor with an open, scalable programmable manycore accelerator (PMCA). The platform integrates a hard ARM Cortex-A multicore host
Research
The microarchitecture of a multi-threaded RISC-V compliant processing core family for IoT end-nodes
Abstract
This paper presents the microarchitecture of an open-source, multi-threaded processing core family designed for low-power Internet-of-Things (IoT) end-nodes. The core is fully compliant with the RISC-V instruction set and maintains hardware compatibility
Research
Princeton finds bugs in RISC-V architecture ... - eeNews Europe
Abstract
Researchers at Princeton University have identified significant architectural vulnerabilities or 'bugs' within the open-source RISC-V Instruction Set Architecture (ISA) specification. This discovery, covered by eeNews Europe, emphasizes the importance of
Research
System Bits: April 18 - Semiconductor Engineering
Abstract
This analysis focuses on the technical scope anticipated for a "System Bits" compilation published by Semiconductor Engineering, as the full article text was not accessible via the provided citation. These