Research
Extending the RISC-V ISA for exploring advanced reconfigurable SIMD instructions
Abstract
This paper presents a novel set of non-standard vector instruction types designed to extend the RISC-V ISA for exploring advanced, reconfigurable SIMD operations. The authors introduce a high-performance, open-source RV32 IM softcore